mirror of
				https://github.com/fairwaves/UHD-Fairwaves.git
				synced 2025-11-03 21:43:15 +00:00 
			
		
		
		
	
		
			
				
	
	
		
			250 lines
		
	
	
		
			8.9 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
			
		
		
	
	
			250 lines
		
	
	
		
			8.9 KiB
		
	
	
	
		
			C++
		
	
	
	
	
	
//
 | 
						|
// Copyright 2012 Ettus Research LLC
 | 
						|
//
 | 
						|
// This program is free software: you can redistribute it and/or modify
 | 
						|
// it under the terms of the GNU General Public License as published by
 | 
						|
// the Free Software Foundation, either version 3 of the License, or
 | 
						|
// (at your option) any later version.
 | 
						|
//
 | 
						|
// This program is distributed in the hope that it will be useful,
 | 
						|
// but WITHOUT ANY WARRANTY; without even the implied warranty of
 | 
						|
// MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 | 
						|
// GNU General Public License for more details.
 | 
						|
//
 | 
						|
// You should have received a copy of the GNU General Public License
 | 
						|
// along with this program.  If not, see <http://www.gnu.org/licenses/>.
 | 
						|
//
 | 
						|
 | 
						|
#include "umtrx_regs.hpp"
 | 
						|
#include <uhd/exception.hpp>
 | 
						|
#include <uhd/utils/msg.hpp>
 | 
						|
#include <uhd/utils/safe_call.hpp>
 | 
						|
#include <uhd/transport/vrt_if_packet.hpp>
 | 
						|
#include "umtrx_fifo_ctrl.hpp"
 | 
						|
#include <boost/thread/mutex.hpp>
 | 
						|
#include <boost/thread/thread.hpp>
 | 
						|
#include <boost/asio.hpp> //htonl
 | 
						|
#include <boost/format.hpp>
 | 
						|
 | 
						|
using namespace uhd;
 | 
						|
using namespace uhd::transport;
 | 
						|
 | 
						|
static const size_t POKE32_CMD = (1 << 8);
 | 
						|
static const size_t PEEK32_CMD = 0;
 | 
						|
static const double ACK_TIMEOUT = 0.5;
 | 
						|
static const double MASSIVE_TIMEOUT = 10.0; //for when we wait on a timed command
 | 
						|
static const boost::uint32_t MAX_SEQS_OUT = 15;
 | 
						|
 | 
						|
#define SPI_DIV SR_SPI_CORE + 0
 | 
						|
#define SPI_CTRL SR_SPI_CORE + 1
 | 
						|
#define SPI_DATA SR_SPI_CORE + 2
 | 
						|
// spi clock rate = master_clock/(div+1)/2
 | 
						|
#define SPI_DIVIDER 16
 | 
						|
 | 
						|
class umtrx_fifo_ctrl_impl : public umtrx_fifo_ctrl{
 | 
						|
public:
 | 
						|
 | 
						|
    umtrx_fifo_ctrl_impl(zero_copy_if::sptr xport, const boost::uint32_t sid, const boost::uint32_t window_size):
 | 
						|
        _xport(xport),
 | 
						|
        _sid(sid),
 | 
						|
        _window_size(std::min(window_size, MAX_SEQS_OUT)),
 | 
						|
        _seq_out(0),
 | 
						|
        _seq_ack(0),
 | 
						|
        _timeout(ACK_TIMEOUT)
 | 
						|
    {
 | 
						|
        UHD_MSG(status) << "fifo_ctrl.window_size = " << _window_size << std::endl;
 | 
						|
        while (_xport->get_recv_buff(0.0)){} //flush
 | 
						|
        this->set_time(uhd::time_spec_t(0.0));
 | 
						|
        this->set_tick_rate(1.0); //something possible but bogus
 | 
						|
        this->init_spi();
 | 
						|
    }
 | 
						|
 | 
						|
    ~umtrx_fifo_ctrl_impl(void){
 | 
						|
        _timeout = ACK_TIMEOUT; //reset timeout to something small
 | 
						|
        UHD_SAFE_CALL(
 | 
						|
            this->peek32(0); //dummy peek with the purpose of ack'ing all packets
 | 
						|
        )
 | 
						|
    }
 | 
						|
 | 
						|
    /*******************************************************************
 | 
						|
     * Peek and poke 32 bit implementation
 | 
						|
     ******************************************************************/
 | 
						|
    void poke32(wb_addr_type addr, boost::uint32_t data){
 | 
						|
        boost::mutex::scoped_lock lock(_mutex);
 | 
						|
 | 
						|
        this->send_pkt((addr - SETTING_REGS_BASE)/4, data, POKE32_CMD);
 | 
						|
 | 
						|
        this->wait_for_ack(_seq_out-_window_size);
 | 
						|
    }
 | 
						|
 | 
						|
    boost::uint32_t peek32(wb_addr_type addr){
 | 
						|
        boost::mutex::scoped_lock lock(_mutex);
 | 
						|
 | 
						|
        this->send_pkt((addr - READBACK_BASE)/4, 0, PEEK32_CMD);
 | 
						|
 | 
						|
        return this->wait_for_ack(_seq_out);
 | 
						|
    }
 | 
						|
 | 
						|
    /*******************************************************************
 | 
						|
     * Peek and poke 16 bit not implemented
 | 
						|
     ******************************************************************/
 | 
						|
    void poke16(wb_addr_type, boost::uint16_t){
 | 
						|
        throw uhd::not_implemented_error("poke16 not implemented in fifo ctrl module");
 | 
						|
    }
 | 
						|
 | 
						|
    boost::uint16_t peek16(wb_addr_type){
 | 
						|
        throw uhd::not_implemented_error("peek16 not implemented in fifo ctrl module");
 | 
						|
    }
 | 
						|
 | 
						|
    /*******************************************************************
 | 
						|
     * FIFO controlled SPI implementation
 | 
						|
     ******************************************************************/
 | 
						|
    void init_spi(void){
 | 
						|
        boost::mutex::scoped_lock lock(_mutex);
 | 
						|
 | 
						|
        this->send_pkt(SPI_DIV, SPI_DIVIDER, POKE32_CMD);
 | 
						|
        this->wait_for_ack(_seq_out-_window_size);
 | 
						|
 | 
						|
        _ctrl_word_cache = 0; // force update first time around
 | 
						|
    }
 | 
						|
 | 
						|
    boost::uint32_t transact_spi(
 | 
						|
        int which_slave,
 | 
						|
        const spi_config_t &config,
 | 
						|
        boost::uint32_t data,
 | 
						|
        size_t num_bits,
 | 
						|
        bool readback
 | 
						|
    ){
 | 
						|
        boost::mutex::scoped_lock lock(_mutex);
 | 
						|
 | 
						|
        //load control word
 | 
						|
        boost::uint32_t ctrl_word = 0;
 | 
						|
        ctrl_word |= ((which_slave & 0xffffff) << 0);
 | 
						|
        ctrl_word |= ((num_bits & 0x3ff) << 24);
 | 
						|
        if (config.mosi_edge == spi_config_t::EDGE_FALL) ctrl_word |= (1 << 31);
 | 
						|
        if (config.miso_edge == spi_config_t::EDGE_RISE) ctrl_word |= (1 << 30);
 | 
						|
 | 
						|
        //load data word (must be in upper bits)
 | 
						|
        const boost::uint32_t data_out = data << (32 - num_bits);
 | 
						|
 | 
						|
        //conditionally send control word
 | 
						|
        if (_ctrl_word_cache != ctrl_word){
 | 
						|
            this->send_pkt(SPI_CTRL, ctrl_word, POKE32_CMD);
 | 
						|
            this->wait_for_ack(_seq_out-_window_size);
 | 
						|
            _ctrl_word_cache = ctrl_word;
 | 
						|
        }
 | 
						|
 | 
						|
        //send data word
 | 
						|
        this->send_pkt(SPI_DATA, data_out, POKE32_CMD);
 | 
						|
        this->wait_for_ack(_seq_out-_window_size);
 | 
						|
 | 
						|
        //conditional readback
 | 
						|
        if (readback){
 | 
						|
            this->send_pkt(U2_REG_SPI_RB, 0, PEEK32_CMD);
 | 
						|
            return this->wait_for_ack(_seq_out);
 | 
						|
        }
 | 
						|
 | 
						|
        return 0;
 | 
						|
    }
 | 
						|
 | 
						|
    /*******************************************************************
 | 
						|
     * Update methods for time
 | 
						|
     ******************************************************************/
 | 
						|
    void set_time(const uhd::time_spec_t &time){
 | 
						|
        boost::mutex::scoped_lock lock(_mutex);
 | 
						|
        _time = time;
 | 
						|
        _use_time = _time != uhd::time_spec_t(0.0);
 | 
						|
        if (_use_time) _timeout = MASSIVE_TIMEOUT; //permanently sets larger timeout
 | 
						|
    }
 | 
						|
 | 
						|
    void set_tick_rate(const double rate){
 | 
						|
        boost::mutex::scoped_lock lock(_mutex);
 | 
						|
        _tick_rate = rate;
 | 
						|
    }
 | 
						|
 | 
						|
private:
 | 
						|
 | 
						|
    /*******************************************************************
 | 
						|
     * Primary control and interaction private methods
 | 
						|
     ******************************************************************/
 | 
						|
    UHD_INLINE void send_pkt(wb_addr_type addr, boost::uint32_t data, int cmd){
 | 
						|
        managed_send_buffer::sptr buff = _xport->get_send_buff(0.0);
 | 
						|
        if (not buff){
 | 
						|
            throw uhd::runtime_error("fifo ctrl timed out getting a send buffer");
 | 
						|
        }
 | 
						|
        boost::uint32_t *trans = buff->cast<boost::uint32_t *>();
 | 
						|
        trans[0] = htonl(++_seq_out);
 | 
						|
        boost::uint32_t *pkt = trans + 1;
 | 
						|
 | 
						|
        //load packet info
 | 
						|
        vrt::if_packet_info_t packet_info;
 | 
						|
        packet_info.packet_type = vrt::if_packet_info_t::PACKET_TYPE_CONTEXT;
 | 
						|
        packet_info.num_payload_words32 = 2;
 | 
						|
        packet_info.num_payload_bytes = packet_info.num_payload_words32*sizeof(boost::uint32_t);
 | 
						|
        packet_info.packet_count = _seq_out;
 | 
						|
        packet_info.sid = _sid;
 | 
						|
        packet_info.tsf = _time.to_ticks(_tick_rate);
 | 
						|
        packet_info.sob = false;
 | 
						|
        packet_info.eob = false;
 | 
						|
        packet_info.has_sid = true;
 | 
						|
        packet_info.has_cid = false;
 | 
						|
        packet_info.has_tsi = false;
 | 
						|
        packet_info.has_tsf = _use_time;
 | 
						|
        packet_info.has_tlr = false;
 | 
						|
 | 
						|
        //load header
 | 
						|
        vrt::if_hdr_pack_be(pkt, packet_info);
 | 
						|
 | 
						|
        //load payload
 | 
						|
        const boost::uint32_t ctrl_word = (addr & 0xff) | cmd | (_seq_out << 16);
 | 
						|
        pkt[packet_info.num_header_words32+0] = htonl(ctrl_word);
 | 
						|
        pkt[packet_info.num_header_words32+1] = htonl(data);
 | 
						|
 | 
						|
        //send the buffer over the interface
 | 
						|
        buff->commit(sizeof(boost::uint32_t)*(packet_info.num_packet_words32+1));
 | 
						|
    }
 | 
						|
 | 
						|
    UHD_INLINE bool wraparound_lt16(const boost::int16_t i0, const boost::int16_t i1){
 | 
						|
        if (((i0 ^ i1) & 0x8000) == 0) //same sign bits
 | 
						|
            return boost::uint16_t(i0) < boost::uint16_t(i1);
 | 
						|
        return boost::int16_t(i1 - i0) > 0;
 | 
						|
    }
 | 
						|
 | 
						|
    UHD_INLINE boost::uint32_t wait_for_ack(const boost::uint16_t seq_to_ack){
 | 
						|
 | 
						|
        while (wraparound_lt16(_seq_ack, seq_to_ack)){
 | 
						|
            managed_recv_buffer::sptr buff = _xport->get_recv_buff(_timeout);
 | 
						|
            if (not buff){
 | 
						|
                throw uhd::runtime_error("fifo ctrl timed out looking for acks");
 | 
						|
            }
 | 
						|
            const boost::uint32_t *pkt = buff->cast<const boost::uint32_t *>();
 | 
						|
            vrt::if_packet_info_t packet_info;
 | 
						|
            packet_info.num_packet_words32 = buff->size()/sizeof(boost::uint32_t);
 | 
						|
            vrt::if_hdr_unpack_be(pkt, packet_info);
 | 
						|
            _seq_ack = ntohl(pkt[packet_info.num_header_words32+0]) >> 16;
 | 
						|
            if (_seq_ack == seq_to_ack){
 | 
						|
                return ntohl(pkt[packet_info.num_header_words32+1]);
 | 
						|
            }
 | 
						|
        }
 | 
						|
 | 
						|
        return 0;
 | 
						|
    }
 | 
						|
 | 
						|
    zero_copy_if::sptr _xport;
 | 
						|
    const boost::uint32_t _sid;
 | 
						|
    const boost::uint32_t _window_size;
 | 
						|
    boost::mutex _mutex;
 | 
						|
    boost::uint16_t _seq_out;
 | 
						|
    boost::uint16_t _seq_ack;
 | 
						|
    uhd::time_spec_t _time;
 | 
						|
    bool _use_time;
 | 
						|
    double _tick_rate;
 | 
						|
    double _timeout;
 | 
						|
    boost::uint32_t _ctrl_word_cache;
 | 
						|
};
 | 
						|
 | 
						|
 | 
						|
umtrx_fifo_ctrl::sptr umtrx_fifo_ctrl::make(zero_copy_if::sptr xport, const boost::uint32_t sid, const size_t window_size){
 | 
						|
    return sptr(new umtrx_fifo_ctrl_impl(xport, sid, boost::uint32_t(window_size)));
 | 
						|
}
 |